

# **GTX Fiber Optic Communication Testing Experiment**

Technical Email: alinx@aithtech.com Sales Email: rachel.zhou@alinx.com

## 1 Experiment Introduction

The Xilinx Kintex UltraScale family of FPGAs integrates a GTX serial high-speed transceiver for high-speed serial data communication. On the AXKU040 FPGA development board, the four transceiver channels of the 20 GTX of the FPGA are connected to the interface of the four SFP optical modules. Users only need to purchase the SPF optical module to realize the data transmission of the optical fiber. This lab will introduce data transmission and reception and eye diagram testing between optical modules through fiber optic connections.

# 2 Experimental principle

### 2.1 GTX Introduction

The AXKU040 FPGA development board FPGA chip (XCKU040\_ffva1156) comes with 20 GTX serial high-speed transceiver channels, each with a transceiver speed up to 12.5 Gb/s. The GTX transceivers support different serial transmission interfaces or protocols, such as PCIE 1.1/2.0/3.0 interface, 10G network XUAI interface, OC-48, serial Rapid IO interface, SATA (Serial ATA) interface, Serial Digital Interface (SDI) and etc.

Xilinx groups serial high-speed transceivers in Quad, four serial high-speed transceivers and a COMMOM (QPLL) to form a Quad, each serial high-speed transceiver called a Channel.

The specific internal logic block diagram of GTX is shown below. It consists of four transceiver channels GTXE2\_CHANNEL and one GTXE2\_COMMON. Each GTXE2\_CHANNEL contains the transmit circuit TX and the receive circuit RX.





Figure 1-2: GTX Transceiver Quad Configuration

The logic of each GTXE2\_CHANNEL is shown below:





The function of the transceiver and receiver of GTXE2\_CHANNEL is independent. It consists of two sublayers: PMA (Physical Media Attachment) and PCS (Physical Coding Sublayer). The PMA sublayer contains circuits such as high-speed serial-to-parallel conversion (Serdes), pre/post emphasis, receive equalization, clock generator, and clock recovery. The PCS sublayer contains 8B/10B codec, buffer, channel bonding and clock correction circuits

### 2.1.1 GTX transmit and receive processing flow:

First, after the user logic data is encoded by 8B/10B, it enters a transmit buffer (Phase Adjust FIFO). The buffer is mainly isolated from the clock domain of the PMA sublayer and the PCS sublayer to solve the clock rate matching and phase. The problem of difference is finally subjected to parallel-to-serial conversion (PISO) by high-speed Serdes, and if necessary, pre-emphasis (TX Pre-emphasis) and post-emphasis can be performed. It is worth mentioning that if the TXP and TXN differential pins are accidentally cross-connected during PCB design, this design error can be compensated for by Polarity. The receiving end and the transmitting end process are reversed, and there are many similarities. I will not go into details here. It is necessary to pay attention to the elastic buffer of the RX receiving end, which has clock correction and channel binding.

#### 2.1.2 GTX reference clock

The GTX module has four differential reference clock input pins (MGTREFCLK0P/N and MGTREFCLK1P/N) that serve as the reference clock source for the GTX module and are user-selectable. On the core board of the AX7325, a 125Mhz GTX reference clock is connected to MGTREFCLK0P/N as the reference clock for GTX. The differential reference clock is converted to a single-ended clock signal by the IBUFDS module into PLL0 and PLL1 of GTXE2\_COMMOM, producing the desired clock frequency in the TX and RX circuits. If the TX and RX transceivers are at the same speed, the TX and RX circuits can use the same PLL-generated clock. If the TX and RX transceivers are not the same speed, a different PLL clock-generated clock is required.





## 2.1.3 GTX FPGA TX interface signal

The TX interface signal is the interface signal sent by the user data of the FPGA to the GTX. The name and description of the interface signal are shown in the following table:

| Port                | Dir | Clock Domain | Description                                                                                                                     |
|---------------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------|
| TXCHARDISPMODE[7:0] | In  | TXUSRCLK2    | When 8B/10B encoding is disabled,<br>TXCHARDISPMODE is used to extend<br>the data bus for 20-, 40- and 80-bit TX<br>interfaces. |
| TXCHARDISPVAL[7:0]  | In  | TXUSRCLK2    | When 8B/10B encoding is disabled,<br>TXCHARDISPVAL is used to extend the<br>data bus for 20-, 40- and 80-bit TX<br>interfaces.  |

. .

| Port         | Dir | Clock Domain | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXDATA[63:0] | In  | TXUSRCLK2    | The bus for transmitting data. The width of this port depends on TX_DATA_WIDTH:  TX_DATA_WIDTH:  TX_DATA_WIDTH = 16, 20:  TXDATA[15:0] = 16 bits wide  TX_DATA_WIDTH = 32, 40:  TXDATA[31:0] = 32 bits wide  TX_DATA_WIDTH = 64, 80:  TXDATA[63:0] = 64 bits wide  When a 20-bit, 40-bit, or 80-bit bus is required, the TXCHARDISPVAL and TXCHARDISPMODE ports from the 8B/10B encoder is concatenated with the TXDATA port. See Table 3-2, page 109. |
| TXUSRCLK     | In  | Clock        | This port is used to provide a clock for the internal TX PCS datapath.                                                                                                                                                                                                                                                                                                                                                                                 |
| TXUSRCLK2    | In  | Clock        | This port is used to synchronize the FPGA logic with the TX interface. This clock must be positive-edge aligned to TXUSRCLK when TXUSRCLK is provided by the user.                                                                                                                                                                                                                                                                                     |

The functions of TXCHARDISPMODE[7:0] and TXCHARFDISPVAL[7:0] are determined by whether TX8B10BEN is enabled. When 8B/10B is enabled, these signals are used as TX data signals.

TXDATA[63:0] transmits the data interface signal. The data width is determined by the TX\_DATA\_WIDTH parameter. When TX\_DATA\_WIDTH is 16, or 20, the TXDATA data width is 16; when TX\_DATA\_WIDTH is 32, or 40, the TXDATA data width is 32. The TX8B10BEN and TX\_DATA\_WIDTH



parameter settings can be configured to different FPGA interface data bit widths and GTX internal data widths, as shown in the following table:

| TX8B10BEN | TX_DATA_WIDTH | TX_INT_DATAWIDTH | FPGA Interface<br>Width | Internal Data<br>Width |
|-----------|---------------|------------------|-------------------------|------------------------|
|           | 16            | 0                | 16                      | 16                     |
|           | 20            | 0                | 20                      | 20                     |
|           | 32            | 0                | 32                      | 16                     |
| 0         | 32            | 1                | 32                      | 32                     |
| 0         | 40            | 0                | 40                      | 20                     |
|           | 40            | 1                | 40                      | 40                     |
|           | 64            | 1                | 64                      | 32                     |
|           | 80            | 1                | 80                      | 40                     |

When TX8B10BEN is not enabled, the 20-bit, 40-bit, and 80-bit data signals are combined by the TXCHARDISPMODE[7:0], TXCHARFDISPVAL[7:0] signals, and TXDATA.

|                     |                   | < < < Data Transmission Order is Right to Left (LSB to MSB) < < < |    |    |    |               |              |      |     |     |                   |                     |                     |     |     |                 |               |    |     |     |                   |                    |                  |    |     |       |               |     |      |     |      |                   |                  |     |      |   |    |               |    |    |    |    |
|---------------------|-------------------|-------------------------------------------------------------------|----|----|----|---------------|--------------|------|-----|-----|-------------------|---------------------|---------------------|-----|-----|-----------------|---------------|----|-----|-----|-------------------|--------------------|------------------|----|-----|-------|---------------|-----|------|-----|------|-------------------|------------------|-----|------|---|----|---------------|----|----|----|----|
|                     | 39                | 38                                                                | 37 | 36 | 35 | 34            | 33           | 3 3  | 2 3 | 1 3 | 0 29              | 2                   | 8 27                | 26  | 25  | 24              | 23            | 2  | 2 2 | 1 2 | 0 1               | 9                  | 18               | 17 | 16  | 15    | 14            | 13  | 12   | 2 1 | 1 10 | 9                 | 8                |     | 7 6  |   | 5  | 4             | 3  | 2  | 1  | 0  |
| Data<br>Transmitted | TXCHARDISPMODE[3] | TXCHARDISPVAL[3]                                                  |    |    |    | TXDATA[31:24] | 1276 010001  |      |     |     | TXCHARDISPMODE[2] | TYCHAPDISPVALIS     | 1 ACTION DISC YOLKS |     |     | TVDATA[32:16]   | [ADALA[23:10] |    |     |     | PACTABOLISMACHINE | IACHANDERMODELI    | TXCHARDISPVAL[1] |    |     |       | TXDATA[15:8]  |     |      |     |      | TXCHARDISPMODE[0] | TXCHARDISPVAL[0] |     |      |   |    | TXDATA[7:0]   |    |    |    |    |
|                     |                   |                                                                   |    |    |    |               |              |      |     |     |                   | D                   | nto '               | Tee |     | n la            | ala           |    | 0   | lar | le I              | 21.                | . In t           | •• | Lat | 6 /1  | 0             |     |      | 101 | ٥١ . |                   | _                | -83 |      |   |    |               |    |    |    |    |
|                     |                   |                                                                   |    | _  | _  | _             | _            | _    | _   | _   | <<                | Di                  | ata                 | ıra | nsn | nis             | SIO           | nı | Orc | ier | 15 1              | ug                 | Int              | to | Lei | ıt (ı | LOI           | 5 E | O II | 101 | >) < | < <               |                  |     |      | _ | _  | _             | _  | _  |    |    |
|                     | 79                | 78                                                                | 77 | 76 | 75 | 74            | 7:           | 3 72 | 2 7 | 1 7 | 0 69              | 6                   | 8 67                | 66  | 65  | 64              | 63            | 6  | 2 6 | 1 6 | 0 5               | 9                  | 58               | 57 | 56  | 55    | 54            | 53  | 5    | 2 5 | 1 50 | 45                | 48               | 3 4 | 17 4 | 6 | 15 | 14            | 43 | 42 | 41 | 40 |
| Data<br>Transmitted | TXCHARDISPMODE[7] | TXCHARDISPVAL[7]                                                  |    |    |    | TXDATA[63:56] | Toron branch |      |     |     | TXCHARDISPMODE6   | TYCH APPINEDVAL [6] | IACHANDEL VALID     |     |     | TVDATA (SE. 48) | 14DA1A[33:40] |    | •   |     | TVCHABDICDAIODE   | I ACHANDISI MODEJS | TXCHARDISPVAL[5] | •  |     |       | TXDATA[47:40] |     |      |     |      | TXCHARDISPMODE[4] | TXCHARDISPVAL[4] |     | •    |   |    | TXDATA[39:30] |    |    |    |    |

The sampling clock for all FPGA interface signals is TXUSRCLK2, which samples TXDATA on the rising edge of TXUSRCLK2. TXUSRCLK is the PCS logic and data transmission provided to the GTX module. The clock frequency of TXUSRCLK is determined by the GTX serial transmission speed and the internal data width. The formula for the calculation is as follows:

$$TXUSRCLK Rate = \frac{Line Rate}{Internal Datapath Width}$$



The frequency of TXUSRCLK2 is related to TXUSRCLK, which is determined by the frequency of TXUSRCLK and the value of TX\_DATA\_WIDTH. The clock frequency of TXUSRCLK2 is calculated as shown in the following table:

Table 3-3: TXUSRCLK2 Frequency Relationship to TXUSRCLK

| FPGA Interface<br>Width | TX_DATA_WIDTH | TX_INT_DATAWIDTH | TXUSRCLK2 Frequency              |
|-------------------------|---------------|------------------|----------------------------------|
| 2-Byte                  | 16, 20        | 0                | $F_{TXUSRCLK2} = F_{TXUSRCLK}$   |
| 4-Byte                  | 32, 40        | 0                | $F_{TXUSRCLK2} = F_{TXUSRCLK}/2$ |
| 4-Byte                  | 32, 40        | 1                | $F_{TXUSRCLK2} = F_{TXUSRCLK}$   |
| 8-Byte                  | 64, 80        | 1                | $F_{TXUSRCLK2} = F_{TXUSRCLK}/2$ |

The following two criteria should be followed for the two clocks, TXUSRCLK2 and TXUSRCLK:

- 1) TXUSRCLK and TXUSRCLK2 must be aligned on the rising edge. The smaller the deviation, the better. Therefore, BUFGs or BUFRs should be used to drive these two clocks.
- 2) Even if the reference clocks of TXUSRCLK, TXUSRCLK2, and GTX operate at different clock frequencies, it must be ensured that the same clock must be used. Therefore, the TXUSRCLK and TXUSRCLK2 clock frequencies must be multiplied or divided by the GTX reference clock.

## 2.1.4 GTX FPGA RX interface signal

The RX interface signal is the interface signal transmits by the GTX module to the FPGA user data. The name and description of the interface signal are shown in the following table:



| Port           | Dir | Clock Domain | Description                                                                                                                                                                  |
|----------------|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXDISPERR[7:0] | Out | RXUSRCLK2    | When 8B/10B decoding is disabled,<br>RXDISPERR is used to extend the<br>data bus for 20-bit, 40-bit and 80-bit<br>RX interfaces.                                             |
| RXCHARISK[7:0] | Out | RXUSRCLK2    | When 8B/10B decoding is disabled,<br>RXCHARISK is used to extend the<br>data bus for 20-bit, 40-bit and 80-bit<br>RX interfaces.                                             |
| RXDATA[63:0]   | Out | RXUSRCLK2    | The bus for transmitting data. The width of this port depends on RX_DATA_WIDTH:                                                                                              |
|                |     |              | RX_DATA_WIDTH = 16, 20:                                                                                                                                                      |
|                |     |              | RXDATA[15:0] = 16 bits wide                                                                                                                                                  |
|                |     |              | $RX_DATA_WIDTH = 32, 40:$                                                                                                                                                    |
|                |     |              | RXDATA[31:0] = 32 bits wide                                                                                                                                                  |
|                |     |              | $RX_DATA_WIDTH = 64, 80$ :                                                                                                                                                   |
|                |     |              | RXDATA[63:0] = 64 bits wide                                                                                                                                                  |
|                |     |              | When a 20-bit, 40-bit, or 80-bit bus is required, the RXCHARISK and RXDISPERR ports from the 8B/10B encoder are concatenated with the RXDATA port. See Table 4-52, page 296. |
| RXUSRCLK       | In  | Clock        | This port is used to provide a clock for the internal RX PCS datapath.                                                                                                       |
| RXUSRCLK2      | In  | Clock        | This port is used to synchronize the FPGA logic with the RX interface. This clock must be positive-edge aligned to RXUSRCLK when RXUSRCLK is provided by the user.           |

The RX interface signal is basically similar to the TX interface signal. The user port can be set to the data interface width of the FPGA and the GTX internal parallel data width according to different RX8B10BEN and RX\_DATA\_WIDTH parameters as shown in the following table:

Table 4-51: FPGA RX Interface Datapath Configuration

| RX8B10BEN | RX_DATA_WIDTH | RX_INT_DATAWIDTH | FPGA Interface<br>Width | Internal Data<br>Width |
|-----------|---------------|------------------|-------------------------|------------------------|
|           | 20            | 0                | 16                      | 20                     |
|           | 40            | 0                | 32                      | 20                     |
| 1         | 40            | 1                | 32                      | 40                     |
|           | 80            | 1                | 64                      | 40                     |
|           | 16            | 0                | 16                      | 16                     |
|           | 20            | 0                | 20                      | 20                     |
|           | 32            | 0                | 32                      | 16                     |
| 0         | 32            | 1                | 32                      | 32                     |
| 0         | 40            | 0                | 40                      | 20                     |
|           | 40            | 1                | 40                      | 40                     |
|           | 64            | 1                | 64                      | 32                     |
|           | 80            | 1                | 80                      | 40                     |



Similarly, the frequency of RXUSRCLK and the frequency relationship of RXUSERCLK2 are also related to RX\_DATA\_WIDTH.

FPGA Interface RX DATA WIDTH RX INT DATAWIDTH RXUSRCLK2 Frequency Width 0 2-Byte 16, 20  $F_{RXUSRCLK2} = F_{RXUSRCLK}$ 32, 40 0 4-Byte  $F_{RXUSRCLK2} = F_{RXUSRCLK} / 2$ 1 4-Byte 32, 40  $F_{RXUSRCLK2} = F_{RXUSRCLK}$ 8-Byte 64,80 1  $F_{RXUSRCLK2} = F_{RXUSRCLK} / 2$ 

Table 4-53: RXUSRCLK2 Frequency Relationship to RXUSRCLK

The knowledge about GTX is here. For more information on GTX hardware and applications, please refer to the document " ug476 7Series Transceivers.pdf " provided by Xilinx.

### 2.2 Hardware Introduction

On the AXKU040 FPGA development board, there are four optical interfaces OPT1~OPT4, which are respectively connected to the GTX channels of the FPGA chip.

The OPT1 optical module interface is connected to GTX Channel0, OPT2 is connected to GTX Channel1, and the optical module and FPGA are separated by 0.1uf capacitor, using AC Couple mode.

The optical module's LOSS signal and TX\_Disable signal are connected to the normal IO of the FPGA. The LOSS signal is used to detect whether the optical reception of the optical module is lost. If no optical fiber or link is inserted, the LOSS signal is high, otherwise it is low. The TX\_Disable signal is used to enable or disable the optical transmission of the optical module. If the TX\_Disable signal is high, the optical transmission is turned off. Otherwise, the optical transmission is enabled. This signal needs to be pulled down during normal use. The hardware schematic is as follows:









# 3 Programming

Before using GTX, let's test whether the GTX module on the development board is working properly. The following are the specific test steps for GTX data communication:

## 3.1 4-channel SFP fiber optic module communication test procedure

Before using GTX, let's test if the GTX module on the development board is working properly. The following are specific test steps for GTX data communication:

1) Create a new project, search for ibert in the IP Catalog



2) Enter the speed of "LineRate" on the Protocol Definition page. If you are using a 10G optical module, you can select the highest rate of 10Gbps, the reference clock is 125Mhz, and the "LineRate" frequency is 80 times the integer of the reference clock.





If the user is using a 1.25G optical module, the speed of the LineRate is 1.25Gbps, and the frequency of the LineRate is 10 times the integer of the reference clock.





3) In the "Protocol Selection" interface, select the "Protocol Selection" item as "Custom 1/10 Gbps" ("Custom 1/1.25Gbps" for 1.25G optical modules).



4) In the "Clock Settings" screen, select the pin of the system clock. The pin settings here need to be consistent with the FPGA development board.





5) Right-click and select ibert IP, and select Open IP Example Design in the pop-up drop-down box.



6) Then select the directory where Example project is placed.



7) The software automatically generates a new project of example\_ibert, in which the verilog program and pin constraint file have been configured.





8) In the AXKU040 hardware circuit, use the tx\_disable signal to enable/disable the transmission of the SFP optical module. Open example\_ibert. The file name here is related to the ip name created earlier. In the project, you need to define 4 tx\_disable signals in the TOP program and assign them to 0. Always enable the transmission of the SFP optical module

```
output [3:0]
                                 tx disable.
// GT top level ports
output [(4*`C NUM GTH QUADS)-1:0]
                                  gth txn o,
output [(4*°C NUM GTH QUADS)-1:0]
                                  gth_txp_o,
input [(4*°C NUM GTH QUADS)-1:0]
                                  gth rxn i,
input [(4*`C_NUM_GTH_QUADS)-1:0] gth_rxp_i,
input [ C GTH_REFCLKS_USED-1:0]
                                   gth refclk0p i,
                                  gth_refclk0n_i,
input [ C GTH REFCLKS USED-1:0]
input [ C GTH REFCLKS USED-1:0]
                                    gth refclk1p i,
                               gth refclk1n i
input [ C GTH REFCLKS USED-1:0]
```



9) Add the following pin constraints in the xdc file

```
set_property IOSTANDARD LVCMOS18 [get_ports {disable1[0]}]
set_property PACKAGE_PIN AM10 [get_ports {disable1[0]}]
set_property IOSTANDARD LVCMOS18 [get_ports {disable1[1]}]
set_property PACKAGE_PIN AL10 [get_ports {disable1[1]}]
set_property IOSTANDARD LVCMOS18 [get_ports {disable1[2]}]
set_property PACKAGE_PIN AP9 [get_ports {disable1[2]}]
set_property IOSTANDARD LVCMOS18 [get_ports {disable1[3]}]
set_property PACKAGE_PIN AN9 [get_ports {disable1[3]}]
```

# 4 GTX Eye Diagram Test

Because the AXKU040 FPGA development board itself does not have SFP optical modules and optical fibers, you need to prepare SFP optical modules and optical fibers before testing. Because optical fiber transmission requires at least 2 optical modules, users need to prepare 2 SFP optical modules to do optical fiber communication experiments. 10G or 1.25G SFP optical modules and optical fibers can be purchased on Store. When purchasing an SFP optical module, it is enough for the merchant to provide supporting optical fibers.

## 4.1 4-way SFP communication test programs

Before the test, we inserted the optical modules of the SFP into the interfaces of the four optical modules, and then connected the optical modules OPT1 and OPT2 with optical fibers, and connected the optical module OPT3 and the optical module OPT4. Because the optical modules and optical fibers we use here are separate from TX and RX, so that the optical module RX needs to be connected to the TX of another optical module, and the TX needs to be connected to the RX of another optical module.

Download the .bit file to the FPGA in the Vivado software. After downloading, select Auto-detect links software to automatically detect the Serial I/O Links.



In the Serial I/O Links interface, there will be 4 channels of data communication. The following figure shows the interface of 10 Gbps connection speed.





For this interface, let's briefly introduce here, for example, the first Found 0 Link, which is sent by the TX of the MGT\_X0Y0 channel, received by the RX of the MGT\_X0Y8 channel, and the speed of the data link is 10Gbps. Bits is listed as the amount of data sent (for example, 1.21E-12 is sent by 1.2x10 of 12th power), and this value will increase with time. The Error item is the wrong data. Here we see 0, indicating no data reception error. BER is the bit error rate, and the number of Errors divided by the amount of data transmitted is equal to the BER error rate. The BERT Reset is the data of the reset statistics and is recounted. TX Pattern is the test data sent. The default is PRBS 7bit. Here we can also select other test data to test the transmission of fiber data.

It may not be clear to you which Fibre Channel each of MGT\_X0Y8~MGT\_X0Y11 represents. In the .xdc file, the following definitions are available:

```
## GTXE2 Channel and Common Loc constraints

106 ##

107 | set_property LOC GTXE2_CHANNEL_XOY8 [get_cells u_ibert_core/inst/QUAD[0].u_q/CH[0].u_ch/u_gtxe2_channel]

108 | set_property LOC GTXE2_CHANNEL_XOY9 [get_cells u_ibert_core/inst/QUAD[0].u_q/CH[1].u_ch/u_gtxe2_channel]

109 | set_property LOC GTXE2_CHANNEL_XOY10 [get_cells u_ibert_core/inst/QUAD[0].u_q/CH[2].u_ch/u_gtxe2_channel]

110 | set_property LOC GTXE2_CHANNEL_XOY11 [get_cells u_ibert_core/inst/QUAD[0].u_q/CH[3].u_ch/u_gtxe2_channel]

111 | set_property LOC GTXE2_COMMON_XOY2 [get_cells u_ibert_core/inst/QUAD[0].u_q/u_common/u_gtxe2_common]
```

NOTE MGT\_X0Y8~11 corresponds to GTX's Channel0~3 respectively. On the AX7325 FPGA development board, Channel0 of GTX is connected to OPT1, Channel1 is connected to OPT2. Channel2 is connected to OPT3, Channel4 is connected to OPT3. Therefore, the correspondence between MGT\_X0Y8~11 and the OPT optical module on the development board is as follows:

| MGT_X0Yx   | Channel  | OPT Fiber Optical Module |
|------------|----------|--------------------------|
| MGT_ X0Y8  | Channel0 | OPT1                     |
| MGT_ X0Y9  | Channel1 | OPT2                     |
| MGT_ X0Y10 | Channel2 | OPT3                     |
| MGT_X0Y11  | Channel3 | OPT4                     |

Next, we will test the electrical eye diagram of fiber-optic communication. In general, the electrical eye diagram on the test board needs to be measured with a high-end oscilloscope and a differential probe. But here we do not need any external equipment or instruments, we can measure the eye



diagram of fiber optic data communication, which greatly facilitates the software and hardware debugging of FPGA high-speed serial communication. Right click on the channel we want to see. For example, we select the first road Found 1 (MGT\_ X0Y9 Transmit, MGT\_ X0Y8 Receive), then select Create Scan from the drop-down menu.



No need to modify in the Create\_scan interface, click OK



At this time, the eye diagram of this Link will be tested. The eye diagram with a link speed of 1.25Gbps is shown below:







The eye diagram with a Link speed of 10 Gbps is shown below:





The bluer the color in the eye diagram, the smaller the BER value, indicating that the bit error rate is lower in this area, or there is almost no bit error rate. The redder the color, the higher the bit error rate in this area. In general, the more open the eye of this eye, the better the data transmission signal. As can be seen from the above two pictures, the lower the speed of Link, the better the eye diagram, the higher the speed of Link, the lower the corresponding eye diagram, which puts higher requirements on hardware design and PCB design. Don't talk much about the introduction of the eye diagram. Let's search for the relevant information. In the same way, you can also look at the eye diagrams of other links.